Let’s get started
By clicking ‘Next’, I agree to the Terms of Service
and Privacy Policy
Jobs / Job page
IP Design Engineer/Lead image - Rise Careers
Job details

IP Design Engineer/Lead - job 2 of 2

Job Details:

Job Description: 

Job Description:
Creates quality Pre-Silicon Validation collaterals using UVM System Verilog/SystemC and integrates it with the emulation/FPGA model. Tests and debugs the emulation/FPGA model and collaterals for validation readiness. Defines and develops new capabilities and HW/SW tools to enable acceleration of RTL and improve emulation/FPGA model usability for pre-silicon and post-silicon functional and performance validation as well as SW development/validation. Develops improvements to usability by RTL validation and debugging of failing RTL tests on the emulation platform. Interfaces with and provides guidance to Pre-Silicon Validation teams for optimizing pre-silicon validation environments, test suites and methodologies for emulation efficiency. Develops and applies automation aids, flows and scripts in support of emulation ease of use and improvement of equipment utilization.

Job Experience:
Technical experience in verification of RTL-based digital systems with very good understating of various system level flows
Experience leading development of verification architecture based on evolving requirement from IP/SOC customers
Experience with RTL design, Verilog and simulation, debug tools such as Verdi, System Verilog/SystemC based verification techniques.
Experience in debugging and isolation techniques including writing checkers, monitors, assertions and necessary DPI interfaces for co-emulation environments
Experience in SW Programming/scripting and debug such as C, C++, Perl, Python
Work experience creating a self-checking emulation/simulation test bench
Highly proficient in UVM techniques for verification
Hands-on experience of emulation and simulation BFM based verification
Good understanding of architectural design documents(micro-architecture documents, integration documents)
Preferably good understanding of emulation/simulation platform with major vendors (Synopsys, cadence )
Protocol knowledge : PCIE, CXL, UCIe, CHI, DDR
Good understanding of CPU architecture (Intel/AMD/Arm/GPU)
Highly proficient with coherent, non-coherent and concurrent traffic validation
Experience with emulation based systems such as Synopsys ZeBu, Cadence Palladium or Mentor Graphic Veloce
Experience in building emulation based models for large scale designs is a plus

Job Responsibilities:

Work closely with peers in architecture, design and verification teams
Should be able to review the IP teams requirements, come up with verification plan, test plan, micro-arch, identify scenarios and design intent and develop verification strategies which can ensure defect free IP's
Maintain generic emulation-based verification environment and regression setups for various IP's
Leads activities driving the development of various stimulus to support the emulation based verification of various IP's
Develop and maintain UVM environments for IP interfaces
Work in cross-functional teams to deliver bug free features in a timely manner

Qualifications:

Qualifications

Qualifications
This position requires meeting the below minimum qualifications to be initially considered. Preferred qualifications are in addition to the minimum requirements and are considered a major plus.

Minimum Qualifications:
Must have a Bachelor's degree with 10+ year experience or Master's degree in Electronics and Computer Engineering with relevant experience of at least 7+ years

          

Job Type:

Experienced Hire

Shift:

Shift 1 (India)

Primary Location: 

India, Bangalore

Additional Locations:

Business group:

The Data Center & Artificial Intelligence Group (DCAI) is at the heart of Intel’s transformation from a PC company to a company that runs the cloud and billions of smart, connected computing devices. The data center is the underpinning for every data-driven service, from artificial intelligence to 5G to high-performance computing, and DCG delivers the products and technologies—spanning software, processors, storage, I/O, and networking solutions—that fuel cloud, communications, enterprise, and government data centers around the world.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

Average salary estimate

$85000 / YEARLY (est.)
min
max
$70000K
$100000K

If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.

What You Should Know About IP Design Engineer/Lead, Intel

Are you ready to take the lead in innovation and design? As an IP Design Engineer/Lead at Intel in Bangalore, you will play a crucial role in crafting quality pre-silicon validation collaterals using UVM System Verilog/SystemC. Your expertise will enable you to integrate these collaterals with emulation and FPGA models, ensuring validation readiness while testing and debugging. You'll have the opportunity to define and develop new hardware and software tools that accelerate RTL validation and enhance emulation usability for both pre and post-silicon functional validation. Collaborating closely with pre-silicon validation teams, you'll optimize environments, methodologies, and test suites to boost efficiency. You will also develop automation aids to support emulation and improve equipment utilization. With a solid background in RTL digital systems and leadership experience, you'll guide teams in developing verification strategies and maintaining robust emulation-based verification environments. This position not only demands technical expertise in RTL design and verification but also emphasizes strong communication and cross-functional collaboration skills within Intel’s Data Center & Artificial Intelligence Group. The role offers a vibrant work environment where innovation thrives, allowing you to contribute significantly to the evolution of cutting-edge technology. If you’re excited about taking on challenges and driving results in high-performance computing and AI, then this is the opportunity for you!

Frequently Asked Questions (FAQs) for IP Design Engineer/Lead Role at Intel
What are the key responsibilities of an IP Design Engineer/Lead at Intel?

As an IP Design Engineer/Lead at Intel, your main responsibilities include creating quality pre-silicon validation collaterals, integrating them with emulation or FPGA models, and ensuring their validation readiness. You'll also develop new capabilities to improve RTL functionality, optimize pre-silicon validation environments, and lead the development of verification strategies for various IPs, all while collaborating in cross-functional teams to ensure timely delivery of bug-free features.

Join Rise to see the full answer
What qualifications are required for the IP Design Engineer/Lead position at Intel?

To qualify for the IP Design Engineer/Lead position at Intel, you need at least a Bachelor's degree along with 10+ years of relevant experience or a Master's degree in Electronics and Computer Engineering with a minimum of 7+ years of experience in verifying RTL-based digital systems, including expertise in UVM techniques, RTL design, Verilog, and debug tools.

Join Rise to see the full answer
How does the hybrid work model at Intel for the IP Design Engineer/Lead role work?

The hybrid work model at Intel allows IP Design Engineer/Lead employees to split their time effectively between working on-site at the Bangalore office and off-site. This offers flexibility while supporting teamwork and collaboration that’s essential for success in product development and innovation within the company.

Join Rise to see the full answer
Can you explain the significance of using UVM in the IP Design Engineer/Lead role at Intel?

Using UVM (Universal Verification Methodology) is significant for the IP Design Engineer/Lead role at Intel as it enables the creation of robust, reusable, and scalable verification environments. It allows the seamless integration of various components, leading to faster, more efficient RTL validation and debugging processes, which are crucial for ensuring the reliability and functionality of IPs.

Join Rise to see the full answer
What tools and programming languages are essential for the IP Design Engineer/Lead at Intel?

An IP Design Engineer/Lead at Intel should be proficient with tools and programming languages such as System Verilog, UVM, C, C++, Perl, and Python. Familiarity with emulation platforms like Synopsys ZeBu, Cadence Palladium, and Mentor Graphics Veloce, as well as protocol knowledge including PCIE and CXL, is also essential for driving successful verification strategies.

Join Rise to see the full answer
Common Interview Questions for IP Design Engineer/Lead
Can you describe your experience with UVM-based verification?

When answering this question, speak about specific projects you've been involved with that utilized UVM, explaining how you designed and implemented verification environments and the benefits you observed. Mention any challenges faced and how they were overcome.

Join Rise to see the full answer
What strategies do you implement for debugging RTL designs?

Discuss a systematic approach to debugging RTL designs, including your use of simulation tools and techniques such as writing assertions and monitors. Provide examples of how these strategies led to successful outcomes in past projects.

Join Rise to see the full answer
How do you approach collaborating with cross-functional teams?

Illustrate your collaboration process by discussing a project where you worked with different teams. Highlight how you ensured clear communication, shared goals, and efficient workflows that contributed to project success.

Join Rise to see the full answer
What experience do you have with emulation platforms, and how have you leveraged them in your previous work?

Detail your specific experiences with emulation platforms, explaining how you utilized them for validation and testing. Discuss any improvements you made to existing processes or how you contributed to successful project outcomes through effective emulation usage.

Join Rise to see the full answer
How do you ensure quality in your validation environment?

Share your methods for maintaining a high-quality validation environment, including regular updates, checks, and peer reviews. Provide examples of how these practices have led to defect-free IPs in your previous roles.

Join Rise to see the full answer
What challenges have you faced while working on RTL verification projects, and how did you overcome them?

Provide an example of a significant challenge you faced in RTL verification and the steps taken to resolve it, focusing on your problem-solving skills and the eventual positive results.

Join Rise to see the full answer
How do you stay updated with new technologies and methodologies in IP design?

Discuss your strategies for staying updated, such as attending workshops, joining professional networks, or continuing your education. Mention any recent learnings that you’ve applied in your work.

Join Rise to see the full answer
Can you explain your experience with different protocols relevant to IP design?

Detail the protocols you've worked with, such as PCIE and CXL, explaining their relevance to your projects and any specific challenges or successes you encountered while working with them.

Join Rise to see the full answer
What is your leadership style when leading a verification team?

Describe your leadership approach, emphasizing mentorship, knowledge sharing, and collaboration. Provide examples of how your leadership contributed to successful outcomes in verification projects.

Join Rise to see the full answer
How do you prioritize tasks in a fast-paced engineering environment?

Discuss the techniques you use, such as leveraging project management tools or maintaining balance between short-term tasks and long-term goals, to manage priorities effectively in engineering environments.

Join Rise to see the full answer
Similar Jobs
Photo of the Rise User
Posted 12 days ago
Inclusive & Diverse
Rise from Within
Mission Driven
Diversity of Opinions
Work/Life Harmony
Growth & Learning
Transparent & Candid
Customer-Centric
Snacks
Onsite Gym
Family Coverage (Insurance)
Medical Insurance
Dental Insurance
Vision Insurance
Mental Health Resources
Life insurance
Disability Insurance
Health Savings Account (HSA)
Flexible Spending Account (FSA)
Learning & Development
Paid Time-Off
401K Matching
Maternity Leave
Paternity Leave

Intel seeks a Networking Technical Sales Specialist to lead technical sales efforts and foster relationships with C-level technical decision makers.

Photo of the Rise User
Intel Remote Mexico, Guadalajara
Posted 12 days ago
Inclusive & Diverse
Rise from Within
Mission Driven
Diversity of Opinions
Work/Life Harmony
Growth & Learning
Transparent & Candid
Customer-Centric
Snacks
Onsite Gym
Family Coverage (Insurance)
Medical Insurance
Dental Insurance
Vision Insurance
Mental Health Resources
Life insurance
Disability Insurance
Health Savings Account (HSA)
Flexible Spending Account (FSA)
Learning & Development
Paid Time-Off
401K Matching
Maternity Leave
Paternity Leave

Join Intel's Data Center Group as an Intern PCB Layout Engineer in Guadalajara, where you will contribute to innovative server platform projects.

Photo of the Rise User
Kimley-Horn Hybrid Holly Springs
Posted 7 days ago

Join Kimley-Horn as a CAD Operator, where you will create impactful designs in a dynamic team environment.

Photo of the Rise User
Posted 11 days ago

An opportunity for an accomplished Enterprise Architect to provide expert services in Brussels, Belgium, with a focus on enterprise architecture solutions.

Photo of the Rise User

Join Lambda as a Senior Site Reliability Engineer to architect highly reliable and efficient cloud-native solutions for advanced AI computing.

Talent Worx Remote No location specified
Posted 10 days ago

Join our innovative team as a DevOps Engineer and help transform patient care with advanced analytics in a leading healthcare company.

Photo of the Rise User

Join Nelly as a Director of Engineering, leading engineering teams to develop innovative AI-driven fintech solutions in healthcare.

Photo of the Rise User

Join Advanced Drainage Systems as an Engineering Co-op to kickstart your career in mechanical engineering through hands-on experience and mentorship.

Photo of the Rise User
Posted 8 days ago

We are looking for a skilled Manager Hotel Engineer to manage engineering operations across various hotels while ensuring adherence to safety standards.

Photo of the Rise User

Join Qualdoc as a Heavy Industrial CNC Machinist, where you can utilize your precision machining skills in a dynamic team setting.

MATCH
VIEW MATCH
BADGES
Badge ChangemakerBadge Diversity ChampionBadge Flexible CultureBadge Global CitizenBadge Work&Life Balance
CULTURE VALUES
Inclusive & Diverse
Rise from Within
Mission Driven
Diversity of Opinions
Work/Life Harmony
Growth & Learning
Transparent & Candid
Customer-Centric
BENEFITS & PERKS
Snacks
Onsite Gym
Family Coverage (Insurance)
Medical Insurance
Dental Insurance
Vision Insurance
Mental Health Resources
Life insurance
Disability Insurance
Health Savings Account (HSA)
Flexible Spending Account (FSA)
Learning & Development
Paid Time-Off
401K Matching
Maternity Leave
Paternity Leave
FUNDING
DEPARTMENTS
SENIORITY LEVEL REQUIREMENT
TEAM SIZE
EMPLOYMENT TYPE
Full-time, hybrid
DATE POSTED
April 10, 2025

Subscribe to Rise newsletter

Risa star 🔮 Hi, I'm Risa! Your AI
Career Copilot
Want to see a list of jobs tailored to
you, just ask me below!
LATEST ACTIVITY
Photo of the Rise User
Someone from OH, Columbus just viewed Label Machine Operator I - 2nd Shift at Avery Dennison
Photo of the Rise User
Someone from OH, Akron just viewed 3D Vehicle Artist (Unannounced Project) at Wargaming
Photo of the Rise User
Someone from OH, Bowling Green just viewed Associate Designer at Newell Brands
Photo of the Rise User
Someone from OH, Twinsburg just viewed Finishing Operator - Nights at Avery Dennison
D
Someone from OH, Cleveland just viewed Technical Writer at DevSavant Inc.
S
Someone from OH, Dayton just viewed Inventory Control Associate at SCLogistics
a
Someone from OH, Newark just viewed Billing Follow Up Rep I at aah
Photo of the Rise User
Someone from OH, Columbus just viewed Assistant Merchandising and Inventory Manager at Jushi
Photo of the Rise User
Someone from OH, Akron just viewed Entry Level Communications at Smart Solutions
Photo of the Rise User
Someone from OH, Toledo just viewed Processing Technician at Jushi
Photo of the Rise User
Someone from OH, Greenfield just viewed HR Generalist II at Protolabs
C
Someone from OH, Bowling Green just viewed Field Service Administrator at Cornerstone Building Brands
Photo of the Rise User
Someone from OH, Cleveland just viewed Vice President, Revenue Operations at Docebo
Photo of the Rise User
Someone from OH, Mansfield just viewed Director, Professional Education at Evolus
1
Someone from OH, Cleveland just viewed Copywriter at 1840 & Company
Photo of the Rise User
Someone from OH, Louisville just viewed Communications Manager at Shearer's Foods
Photo of the Rise User
Someone from OH, Cincinnati just viewed Chief of Staff to the CFO at Super.com
Photo of the Rise User
Someone from OH, Columbus just viewed 5-8th Grade Art Teacher - SY 24-25 at ACCEL Schools