Job Description:
Creates quality Pre-Silicon Validation collaterals using UVM System Verilog/SystemC and integrates it with the emulation/FPGA model. Tests and debugs the emulation/FPGA model and collaterals for validation readiness. Defines and develops new capabilities and HW/SW tools to enable acceleration of RTL and improve emulation/FPGA model usability for pre-silicon and post-silicon functional and performance validation as well as SW development/validation. Develops improvements to usability by RTL validation and debugging of failing RTL tests on the emulation platform. Interfaces with and provides guidance to Pre-Silicon Validation teams for optimizing pre-silicon validation environments, test suites and methodologies for emulation efficiency. Develops and applies automation aids, flows and scripts in support of emulation ease of use and improvement of equipment utilization.
Job Experience:
Technical experience in verification of RTL-based digital systems with very good understating of various system level flows
Experience leading development of verification architecture based on evolving requirement from IP/SOC customers
Experience with RTL design, Verilog and simulation, debug tools such as Verdi, System Verilog/SystemC based verification techniques.
Experience in debugging and isolation techniques including writing checkers, monitors, assertions and necessary DPI interfaces for co-emulation environments
Experience in SW Programming/scripting and debug such as C, C++, Perl, Python
Work experience creating a self-checking emulation/simulation test bench
Highly proficient in UVM techniques for verification
Hands-on experience of emulation and simulation BFM based verification
Good understanding of architectural design documents(micro-architecture documents, integration documents)
Preferably good understanding of emulation/simulation platform with major vendors (Synopsys, cadence )
Protocol knowledge : PCIE, CXL, UCIe, CHI, DDR
Good understanding of CPU architecture (Intel/AMD/Arm/GPU)
Highly proficient with coherent, non-coherent and concurrent traffic validation
Experience with emulation based systems such as Synopsys ZeBu, Cadence Palladium or Mentor Graphic Veloce
Experience in building emulation based models for large scale designs is a plus
Job Responsibilities:
Work closely with peers in architecture, design and verification teams
Should be able to review the IP teams requirements, come up with verification plan, test plan, micro-arch, identify scenarios and design intent and develop verification strategies which can ensure defect free IP's
Maintain generic emulation-based verification environment and regression setups for various IP's
Leads activities driving the development of various stimulus to support the emulation based verification of various IP's
Develop and maintain UVM environments for IP interfaces
Work in cross-functional teams to deliver bug free features in a timely manner
Qualifications
This position requires meeting the below minimum qualifications to be initially considered. Preferred qualifications are in addition to the minimum requirements and are considered a major plus.
Minimum Qualifications:
Must have a Bachelor's degree with 10+ year experience or Master's degree in Electronics and Computer Engineering with relevant experience of at least 7+ years
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.
Are you ready to take the lead in innovation and design? As an IP Design Engineer/Lead at Intel in Bangalore, you will play a crucial role in crafting quality pre-silicon validation collaterals using UVM System Verilog/SystemC. Your expertise will enable you to integrate these collaterals with emulation and FPGA models, ensuring validation readiness while testing and debugging. You'll have the opportunity to define and develop new hardware and software tools that accelerate RTL validation and enhance emulation usability for both pre and post-silicon functional validation. Collaborating closely with pre-silicon validation teams, you'll optimize environments, methodologies, and test suites to boost efficiency. You will also develop automation aids to support emulation and improve equipment utilization. With a solid background in RTL digital systems and leadership experience, you'll guide teams in developing verification strategies and maintaining robust emulation-based verification environments. This position not only demands technical expertise in RTL design and verification but also emphasizes strong communication and cross-functional collaboration skills within Intel’s Data Center & Artificial Intelligence Group. The role offers a vibrant work environment where innovation thrives, allowing you to contribute significantly to the evolution of cutting-edge technology. If you’re excited about taking on challenges and driving results in high-performance computing and AI, then this is the opportunity for you!
Intel seeks a Networking Technical Sales Specialist to lead technical sales efforts and foster relationships with C-level technical decision makers.
Join Intel's Data Center Group as an Intern PCB Layout Engineer in Guadalajara, where you will contribute to innovative server platform projects.
Join Kimley-Horn as a CAD Operator, where you will create impactful designs in a dynamic team environment.
An opportunity for an accomplished Enterprise Architect to provide expert services in Brussels, Belgium, with a focus on enterprise architecture solutions.
Join Lambda as a Senior Site Reliability Engineer to architect highly reliable and efficient cloud-native solutions for advanced AI computing.
Join our innovative team as a DevOps Engineer and help transform patient care with advanced analytics in a leading healthcare company.
Join Nelly as a Director of Engineering, leading engineering teams to develop innovative AI-driven fintech solutions in healthcare.
Join Advanced Drainage Systems as an Engineering Co-op to kickstart your career in mechanical engineering through hands-on experience and mentorship.
We are looking for a skilled Manager Hotel Engineer to manage engineering operations across various hotels while ensuring adherence to safety standards.
Join Qualdoc as a Heavy Industrial CNC Machinist, where you can utilize your precision machining skills in a dynamic team setting.
Subscribe to Rise newsletter